# Project 10: Weinberger-Based CSELA(WCSELA)

A Comprehensive Study of Advanced Digital Circuits

By: Nikunj Agrawal , Abhishek Sharma, Ayush Jain , Gati Goyal

Created By Leath Highs

# Contents

| 1  | Introduction                                                | 3           |
|----|-------------------------------------------------------------|-------------|
| 2  | Background                                                  | 3           |
| 3  | Structure and Operation                                     | 3           |
| 4  | Implementation in SystemVerilog                             | 4           |
| 5  | Simulation Results                                          | 4           |
| 6  | Test Bench                                                  | 5           |
| 7  | Schematic                                                   | 6           |
| 8  | Synthesis Design                                            | 6           |
| 9  | Advantages and Disadvantages9.1 Advantages9.2 Disadvantages | 7<br>7<br>7 |
| 10 | ) Conclusion                                                | 7           |

Created By Learn Alpha

#### 1 Introduction

The Weinberger-Based Carry Select Adder (CSELA) is an optimized digital circuit designed to enhance the performance of addition operations in various applications. As a variant of the traditional Carry Select Adder, this architecture aims to minimize the propagation delay associated with carry signals, thereby improving the overall speed of computation. The Weinberger-Based CSELA builds upon the principles of the traditional CSELA by incorporating strategic enhancements that enable faster carry resolution.

### 2 Background

The Carry Select Adder (CSELA) is a widely used adder design that improves upon the performance of traditional adders, such as the Ripple Carry Adder (RCA). The RCA suffers from significant propagation delays due to its sequential carry propagation mechanism, which can become a bottleneck in high-speed applications. The CSELA addresses this issue by computing two potential sums in parallel—one assuming a carry-in of 0 and the other assuming a carry-in of 1. This allows the adder to quickly select the correct sum based on the actual carry-in value, thus reducing the overall delay.

The Weinberger variant further optimizes the carry resolution process by enhancing the logic used to generate carry signals, allowing for even faster operation and improved resource utilization.

# 3 Structure and Operation

The structure of the Weinberger-Based CSELA consists of the following key components:

- Input Ports: Two primary inputs, A and B, each 4 bits wide, and a carry input Cin.
- Sum Calculation Units: Two units compute potential sums based on the carry-in conditions:

```
-S0 = A + B \text{ (when } Cin = 0)

-S1 = A + B + 1 \text{ (when } Cin = 1)
```

- Carry Generation Logic: Each sum calculation unit generates a carry-out signal:
  - C0 for S0
  - -C1 for S1
- Multiplexer (MUX): Selects the appropriate sum output based on the value of Cin.
- Output Port: The final output, Sum, is a 5-bit signal that includes the computed sum.

The operation of the CSELA can be summarized in the following steps:

- 1. Initialize inputs A, B, and Cin.
- 2. Compute S0 and S1 simultaneously.
- 3. Generate carry-out signals C0 and C1.
- 4. Use the multiplexer to select the final sum based on Cin.
- 5. Output the result as a 5-bit Sum.

Design Considerations When designing the Weinberger-Based CSELA, several factors must be considered to achieve optimal performance:

- \*Bit-width Scalability\*: The design can be scaled to accommodate larger bit-widths, which is essential for applications requiring high-precision arithmetic. - \*Resource Utilization\*: The balance between speed and resource usage must be maintained, as increased parallelism may lead to higher area consumption on the silicon. - \*Power Efficiency\*: In modern applications, especially in mobile and embedded systems, power consumption is a crucial factor. The design should aim to minimize dynamic and static power usage while maintaining high performance.

Performance Metrics The performance of the Weinberger-Based CSELA can be evaluated based on several key metrics:

- \*Propagation Delay\*: The time taken for the output to stabilize after the inputs change. The CSELA significantly reduces this delay compared to traditional adders. - \*Throughput\*: The number of addition operations that can be performed in a given time period. Higher throughput is achieved due to the parallel computation of sums. - \*Power Consumption\*: Measured in milliwatts (mW), this metric indicates the efficiency of the adder. Optimizations in the design can lead to lower power consumption.

# 4 Implementation in SystemVerilog

The following RTL code implements the Weinberger-Based Carry Select Adder in SystemVerilog:

#### 5 Simulation Results



Figure 1: Simulation results of WCSELA

```
module Weinberger_CSELA (
    input logic [3:0] A,
    input logic [3:0] B,
    input logic Cin,
    output logic [4:0] Sum
);

logic [4:0] S0, S1;
logic C0, C1;

assign S0 = A + B;
assign C0 = (A[3] & B[3]);

assign S1 = A + B + 1;
assign C1 = (A[3] & B[3]) | (A[3] & Cin) | (B[3] & Cin);

always_comb begin
```

#### 6 Test Bench

The following test bench verifies the functionality of the Weinberger-Based CSELA:

```
module Weinberger_CSELA_tb;
    logic [3:0] A, B;
    logic Cin;
    logic [4:0] Sum;
    Weinberger_CSELA DUT (
        .A(A),
        .B(B),
        .Cin(Cin),
                                    Created By Team highe
        .Sum(Sum)
    );
    initial begin
        // Test case 1: Cin = 0
        A = 4'b0101;
        B = 4'b0011;
        Cin = 1'b0;
        #10;
        assert (Sum == 5'b01000) else $error("Test case 1 failed!");
        // Test case 2: Cin = 1
        A = 4'b1001;
        B = 4'b0111;
        Cin = 1'b1;
        #10;
        assert (Sum == 5'b10001) else $error("Test case 2 failed!");
        // Test case 3: Cin = 0, A = 0, B = 0
        A = 4'b0000;
        B = 4'b0000;
        Cin = 1'b0;
        #10;
        assert (Sum == 5'b00000) else $error("Test case 3 failed!");
        // Test case 4: Cin = 1, A = 0, B = 0
        A = 4,00000;
        B = 4'b0000;
        Cin = 1'b1;
        #10:
        assert (Sum == 5'b00001) else $error("Test case 4 failed!");
        $display("All test cases passed!");
        $finish;
```

end

endmodule

#### 7 Schematic



Figure 2: Schematic of WCSELA

# 8 Synthesis Design



Figure 3: Synthesis of WCSELA

## 9 Advantages and Disadvantages

#### 9.1 Advantages

- Reduced Propagation Delay: By computing two sums in parallel, the adder minimizes the time taken to resolve carry signals, leading to faster addition operations.
- Optimized Resource Usage: The architecture efficiently utilizes hardware resources, making it suitable for high-performance applications.
- Scalability: The design can be easily scaled to accommodate larger bit-widths, ensuring versatility for various applications.
- Improved Performance: The carry select mechanism allows for high-speed arithmetic, making it ideal for digital signal processing and microprocessor designs.

#### 9.2 Disadvantages

- Increased Area: The parallel computation of sums requires additional hardware resources, which may lead to increased silicon area compared to simpler adder designs.
- Complexity in Design: The multiplexer and carry generation logic add complexity to the design, which may complicate implementation and testing.
- Power Consumption: The additional logic and parallel operations may result in higher power consumption, which is a critical consideration in low-power applications.

#### 10 Conclusion

The Weinberger-Based Carry Select Adder is a significant advancement in adder design, addressing the limitations of traditional approaches while maintaining efficiency and speed. This documentation provides a comprehensive overview of the architecture, its implementation, and the accompanying test bench to validate its functionality. The CSELA is suitable for high-performance applications in digital systems, making it a valuable addition to modern digital design methodologies.